### **Florida International University [FIU Digital Commons](https://digitalcommons.fiu.edu?utm_source=digitalcommons.fiu.edu%2Fece_fac%2F29&utm_medium=PDF&utm_campaign=PDFCoverPages)**

[Electrical and Computer Engineering Faculty](https://digitalcommons.fiu.edu/ece_fac?utm_source=digitalcommons.fiu.edu%2Fece_fac%2F29&utm_medium=PDF&utm_campaign=PDFCoverPages) [Publications](https://digitalcommons.fiu.edu/ece_fac?utm_source=digitalcommons.fiu.edu%2Fece_fac%2F29&utm_medium=PDF&utm_campaign=PDFCoverPages)

[College of Engineering and Computing](https://digitalcommons.fiu.edu/coec?utm_source=digitalcommons.fiu.edu%2Fece_fac%2F29&utm_medium=PDF&utm_campaign=PDFCoverPages)

5-10-2016

# Graphene FETs with Low-Resistance Hybrid Contacts for Improved High Frequency Performance

Chowdhury Al-Amin *Department of Electrical and Computer Engineering, Florida International University*, calam003@fiu.edu

Mustafa Karabiyik *Department of Electrical and Computer Engineering, Florida International University*, mkara006@fiu.edu

Phani Kiran Vabbina *Deparetment of Electrical and Computer Engineering, Florida International University*, pvabb001@fiu.edu

Raju Sinha *Department of Electrical and Computer Engineering, Florida International University*, rsinh001@fiu.edu

Nezih Pala *Deparetment of Electrical and Computer Engineering, Florida International University*, npala@fiu.edu

Follow this and additional works at: [https://digitalcommons.fiu.edu/ece\\_fac](https://digitalcommons.fiu.edu/ece_fac?utm_source=digitalcommons.fiu.edu%2Fece_fac%2F29&utm_medium=PDF&utm_campaign=PDFCoverPages) Part of the [Electrical and Computer Engineering Commons](http://network.bepress.com/hgg/discipline/266?utm_source=digitalcommons.fiu.edu%2Fece_fac%2F29&utm_medium=PDF&utm_campaign=PDFCoverPages)

#### Recommended Citation

Al-Amin, C.; Karabiyik, M.; Vabbina, P.K.; Sinha, R.; Pala, N. Graphene FETs with Low-Resistance Hybrid Contacts for Improved High Frequency Performance. Nanomaterials 2016, 6, 86.

This work is brought to you for free and open access by the College of Engineering and Computing at FIU Digital Commons. It has been accepted for inclusion in Electrical and Computer Engineering Faculty Publications by an authorized administrator of FIU Digital Commons. For more information, please contact [dcc@fiu.edu](mailto:dcc@fiu.edu).





### *Article* **Graphene FETs with Low-Resistance Hybrid Contacts for Improved High Frequency Performance**

#### **Chowdhury Al-Amin \*, Mustafa Karabiyik, Phani Kiran Vabbina, Raju Sinha and Nezih Pala**

Department of Electrical and Computer Engineering, Florida International University, Miami, FL 33174, USA; mkara006@fiu.edu (M.K.); pvabb001@fiu.edu (P.K.V.); rsinh001@fiu.edu (R.S.); npala@fiu.edu (N.P.)

**\*** Correspondence: calam003@fiu.edu; Tel.: +1-305-348-3713

Academic Editors: Ho Won Jang and Soo Young Kim Received: 16 February 2016; Accepted: 3 May 2016; Published: 10 May 2016

**Abstract:** This work proposes a novel geometry field effect transistor with graphene as a channel—graphene field-effect transistor (GFET), having a hybrid contact that consists of an ohmic source/drain and its extended part towards the gate, which is capacitively coupled to the channel. The ohmic contacts are used for direct current (DC) biasing, whereas their capacitive extension reduces access region length and provides the radio frequency (RF) signal a low impedance path. Minimization of the access region length, along with the paralleling of ohmic contact's resistance and resistive part of capacitively coupled contact's impedance, lower the overall source/drain resistance, which results in an increase in current gain cut-off frequency, *fT*. The DC and high-frequency characteristics of the two chosen conventional baseline GFETs, and their modified versions with proposed hybrid contacts, have been extensively studied, compared, and analyzed using numerical and analytical techniques.

**Keywords:** graphene field-effect transistor (GFET); current-gain cut-off frequency; access resistance; capacitive coupling; radio frequency

#### **1. Introduction**

Graphene is a promising two-dimensional material exhibiting exceptionally high crystal and electronic qualities, which has fascinated researchers for decades. The richness of its electronic and optical properties include, but are not limited to, its high residual carrier concentration, mobility, Fermi velocity, high thermal conductivity, its perfect 2D body, optical transparency, and high mechanical stability [\[1–](#page-10-0)[5\]](#page-10-1), which have already revealed a cornucopia of potential engineering and application. Numerous research groups have seen graphene as a descendant of Silicon for analog devices, though the roadblock of graphene—its zero bandgap [\[6\]](#page-10-2)—made it incapable of switching off field effect transistors (FETs) and, thus, inappropriate for logic devices.

An important metric for a radio frequency transistor's performance measurement is its current gain cutoff frequency, *fT*. The cutoff frequency inversely depends on source/drain resistance, which is composed of contact resistance and access resistance, and their minimization ensures *f<sup>T</sup>* increment. The detrimental effect of access resistance on a graphene FET is much more prominent compared to that on other FETs. In addition to that, handing this access resistance in graphene field-effect transistors (GFETs) is much more challenging compared to other FETs. That is the reason why access resistance is getting a great deal of attention in GFETs, which prompted us to work on a viable way to reduce it. For example, the typical access resistance of silicon metal oxide field effect transistor (Si-MOSFET) is ~150 ohm-um [\[7\]](#page-10-3), on the other hand, this quantity, for GFETs, is ~350 ohm-um and is 80% of the total device resistance [\[8\]](#page-10-4). In addition to this, in Si-MOSFET, the access region is highly doped by ion implantation in order to reduce access resistance [\[9\]](#page-10-5), whereas, this type of high energy doping scheme is not viable for GFETs, where single or a few layer graphene form the device's access

region. Techniques to reduce GFET contact resistance have been proposed and reported by numerous groups [\[10–](#page-10-6)[15\]](#page-10-7). Reduction of access resistance for enhanced performance in graphene FETs [\[16](#page-10-8)[–20\]](#page-10-9), in groups (10–10). Reddenon of decess resistance to enhanced performance in graphene 1210 [10–20], in<br>III-N high electron mobility transistors (HEMTs) [\[21\]](#page-10-10), and in GaAs/AlGaAs HEMTs [\[22\]](#page-10-11), have also been reported. In this work, we have proposed, studied, and extensively analyzed a GFET with hybrid<br>The capacitive coupled part of the coupled part of the contact resistance and provides and providence and he d contacts capable of simultaneously reducing the access resistance and contact resistance of the device.<br>The executive courled west of the exclusion the gate reduces the access the access the gate reduces the gate r The capacitive coupled part of the contact reduces the contact resistance and provides a low resistance<br>region length a high for group projected To addition, the actess is a tempedally capacity capacities resistanc path for the high frequency signal. In addition, the extension towards the gate reduces the access region part for the high hequency signals in addition, the extension towards the gate reduces the decess region.<br>length and the associated resistance—the access resistance. The approaching capacitive extension towards the gate might introduce additional parasitic capacitance; however, the cumulative aiding effect of contact and access resistance reduction on high frequency performance is more significant and prominent than the detrimental effect of additional parasitic capacitances. The elimination of the access resistance access resistance and the proposed method of the proposed method of the proposed method of the propos access region by using a sophisticated fabrication method, e.g., a self-aligned process, could be a better complex with smaller complex with smaller with smaller with smaller with smaller with smaller with smaller with sma way to handle access resistance; however, the proposed method offers a promising viable alternative, where complex/sophisticated lithographic techniques with smaller tolerances need to be avoided.  $\frac{1}{10}$  and  $\frac{1}{10}$ ,  $\$ contacts capable of simulation capable of simulation the access reducing the access resistance of the device. cumulative aids experiment and access resistance reduction on  $\mathcal{C}$  and  $\mathcal{C}$  are duction on  $\mathcal{C}$  and  $\mathcal{$ elimination of the access region by using a sophisticated fabrication method, e.g., a self-aligned

### **2. Theory 2. Theory**

<span id="page-2-0"></span>The small signal equivalent circuit of a conventional three-terminal GFET, overlaid on the device The small signal equivalent circuit of a conventional three-terminal GFET, overlaid on the device schematic, is shown in Figure [1.](#page-2-0) schematic, is shown in Figure 1.



**Figure 1.** Small signal equivalent circuit overlaid on top of a conventional graphene field-effect **FIGU** transistors (graphene FET). transistors (graphene FET).

The time that it takes the charge carriers to travel from the source to the drain is called the delay The time that it takes the charge carriers to travel from the source to the drain is called the delay time, and can be divided into two parts: transit delay and parasitic delay. The intrinsic and extrinsic time, and can be divided into two parts: transit delay and parasitic delay. The intrinsic and extrinsic gate to source/drain capacitances are responsible for the transit delay and can be expressed as [\[23](#page-11-0)[,24\]](#page-11-1):<br> $C_{GS,EX} + C_{GD,EX})$  (C<sub>GS,IN</sub> + C<sub>GD,IN</sub>) (1)

$$
\tau_{TR} = \frac{(C_{GS,EX} + C_{GD,EX})}{g_m} + \frac{(C_{GS,IN} + C_{GD,IN})}{g_m}
$$
(1)

On the other hand, parasitic resistances and capacitances cause a parasitic delay, as their names<br>est, and can be expressed as [23]:<br> $\tau_{PAP} = [1 + (1 + C_{CS PAP}/C_{CD PAP})\varrho_0/\varrho_m]C_{CD PAP}(R_S + R_D)$  (2) suggest, and can be expressed as [\[23\]](#page-11-0): suggest, and can be expressed as [23]:

$$
\tau_{PAR} = [1 + (1 + C_{GS,PAR}/C_{GD,PAR})g_0/g_m]C_{GD,PAR}(R_S + R_D)
$$
\n(2)

where  $g_0 = 1/R_{SD}$  is the output conductance,  $R_{SD}$  is the drain to source resistance,  $R_S$  and  $R_D$  are the source and drain resistance consisting of onmic contact resistance,<br>  $R_A$  in series:<br>  $R_B = R_C = R_C + (L_A / u u u w)$ the source and drain resistance consisting of ohmic contact resistance, *R<sup>C</sup>* and source/drain access resistance, *R<sup>A</sup>* in series:

$$
R_D = R_S = R_C + (L_A/\mu q n_0 W) \tag{3}
$$

where  $L_A$  is the access region length ( $L_{GS}$  and  $L_{GD}$ ),  $\mu$  is the carrier mobility,  $q$  is electronic charge,  $n_0$  is the residual carrier density in graphene, and *W* is the device width. For simplicity, the effects of graphene doping, due to contacts and the gradient in carriers of the access region, have not been included; however, the effect is well explained in Reference [ $25$ ]. In a common emitter configuration, the input terminal of a FET is the gate and the output terminal is the drain. As it is a FET, the input current in direct current (DC) is zero. As a result, the current gain for DC is theoretically infinite,<br>1.21 *i. (i. i. (i. 1. 20 The meetings of sate to sharpel separity as is inversely dependent on* h21 =  $i_{\text{out}}/i_{\text{in}} = i_{\text{out}}/0 = \infty$ . The reactance of gate to channel capacitance is inversely dependent on frequency, and with increasing frequency, the reactance decreases. As a result, the input alternating current (AC) current also increases with frequency, which results in a decrease of current gain. The Frequency at which, current gain drops to unity is called the current gain cut-off frequency, and can be related to the total delay time in the device, as follows: related to the total delay time in the device, as follows:<br> $1/2\pi f_T = \tau_{TR}$ .  $\mathcal{L}_{\text{max}}$ *g* in the device, as follows:<br>  $1/2\pi f_T = \tau_{TR} + \tau_{PAR}$ 

$$
1/2\pi f_T = \tau_{TR} + \tau_{PAR}
$$
\n(4)

After substituting Equations (1) and (2) into Equation (4) and rearranging, the current gain cut-off frequency,  $f_T$  of the GFET can be related to the small signal equivalent circuit parameters, as follows: where, *RSD* is the total channel resistance. After substituting equations (1) and  $(z)$  are equation (4) and realizing, the current gain cur-on

$$
f_T = \frac{g_m/(2\pi)}{[C_{GS} + C_{GD}] \times [1 + (R_S + R_D)/R_{SD}] + C_{GD} \times g_m \times (R_S + R_D)}
$$
(5)

where,  $R_{SD}$  is the total channel resistance.

e,  $R_{SD}$  is the total channel resistance.<br>If two capacitively coupled contacts (C3s) are placed on the access regions and connected to the<br>ic source/drain, as shown in Figure 2, C3 will make a path for high frequency RF ohmic source/drain, as shown in Figure 2, C3 will make a path for high frequency RF signal parallel *C* to the ohmic contact. The C3 impedance,  $Z_{C3} = R_{C3} - jX_{C3}$ , consists of real and imaginary parts, and the total contact impedance comes to be  $Z_C = R_C \mid Z_{C3} = R_C \mid (R_{C3} - jX_{C3})$ . After rearrangement and  $\mathop{\mathrm{simplication}}$ ,  $Z_C$  can be expressed as:  $C_{GS} + C_{GD} \times [1 + (R_S + R_D)/R_{SD}] + C_{GD} \times g_m \times (R_S + R_D)$ <br>annel resistance.<br>oupled contacts (C3s) are placed on the access regions<br>hown in Figure 2, C3 will make a path for high frequen ance.<br>tacts (C3s) are placed on<br>;ure 2, C3 will make a pa *Z* 3s) are placed on the aco<br>C3 will make a path for l and resistance.<br>
upled contacts (C3s) are placed on the access regions and contracts (C3s) are placed on the access regions and contracts stance.<br>ntacts (C3s) are placed on the ac<br>igure 2, C3 will make a path for  $\overline{a}$ C3s) are placed on the access regions and connected to the<br>C3 will node a noth for high forward p. PE direct nonellab

<span id="page-3-0"></span>
$$
Z_C = \frac{R_C^2 R_{C3} + R_{C3}^2 R_C + X_{C3}^2 R_C}{(R_C + R_{C3})^2 + X_{C3}^2} - j \frac{X_{C3} R_C^2}{(R_C + R_{C3})^2 + X_{C3}^2} = R_C' - jX_C'
$$
(6)



**Figure 2.** Small signal equivalent circuit overlaid on top of the proposed hybrid contact graphene FET. **Figure 2.** Small signal equivalent circuit overlaid on top of the proposed hybrid contact graphene FET.

Assuming the length of C3 is  $L_{C3}$ , the access region length of the hybrid contact GFET comes to be  $L'_A = L_A - L_{C3}$ , and the new expression for source/drain impedance and total channel impedance becomes:  $\overline{a}$  is an additional circuit that is an additional circuit that  $\overline{a}$  is an additional circuit that  $\overline{a}$  is an additional circuit that  $\overline{a}$  is an additional control control control contro

$$
Z_D = Z_S = Z_C + R'_A = R'_C - jX'_C + (L'_A/\mu q n_0 W)
$$
  
\n
$$
Z_{SD} = 2Z_D + R_{CH} = R_{SD} - jX_{SD}
$$
\n(7)

From the Equation (6), we can see that the total channel resistance has a real part, as well as an imaginary part. A simple matching network can be designed for matching and eliminating the imaginary part of the input impedance. An impedance matching network is an additional circuit that consists of a reactive element of such a value that can effectively nullify the opposite signed reactive *Nanomaterials* **2016**, *6*, 86 4 of 10 element of the device, and thus eliminate the effective reactance of the whole system. It can be achieved with only two reactive elements that transform both the real and imaginary parts. A common two reactive element configuration is referred to as an L-section matching network, as shown in Figure [3a](#page-4-0).

<span id="page-4-0"></span>

**Figure 3.** (**a**) Matching network-1; (**b**) matching network-2. **Figure 3.** (**a**) Matching network-1; (**b**) matching network-2.

Considering network-1, we can quantify the input impedance as:<br> $R_{\text{max}} = \frac{R}{2}$ *SD SD*

$$
Z_{in} = jX_L + \frac{R_{SD} + jX_{SD}}{1 + jX_C R_{SD} - X_C X_{SD}}
$$
(8)

To match it with a resistance, *R*, we consider  $Z_{in} = R$ , and after equating the real and imaginary parts, we get:<br> $X_{i} = \begin{pmatrix} 1 & 1 \end{pmatrix} \begin{pmatrix} X_{SD}R & R \end{pmatrix}$ parts, we get:

$$
X_L = \frac{1}{X_{CAP}} + \frac{X_{SD}R}{R_{SD}} - \frac{R}{X_{CAP}R_{SD}}
$$
  

$$
X_{CAP} = \frac{X_{SD} \pm \sqrt{\frac{R_{SD}}{R}} \sqrt{R_{SD}^2 + X_{SD}^2 - RR_{SD}}}{R_{SD}^2 + X_{SD}^2}
$$
(9)

*SD SD* By solving these equations, we can determine the capacitor and inductor values required to nullify the imaginary part of the contact impedance. These two relations are derived for network-1 and are valid if  $R_{SD} > R$ . On the other hand, if  $R_{SD} < R$ , network-2, as shown in Figure [3b](#page-4-0), needs to be used, and after following the same procedure, we can estimate  $X_L$  and  $X_{CAP}$  as follows: used, and after following the same procedure, we can estimate *X<sup>L</sup>* and *XCAP* as follows:

$$
X_L = \pm \sqrt{R_{SOURCE-DRAIN}(R - R_{SOURCE-DRAIN})} - X_L
$$
  
\n
$$
X_{CAP} = \pm \frac{\sqrt{(R - R_{SOURCE-DRAIN})}/R_{SOURCE-DRAIN}}{R}
$$
\n(10)

communication, named the "frequency transformation technique", needs to be used, as reported in Reference [\[26\]](#page-11-3). For devices working on a wide frequency range, a very common technique in RF/mobile

Once the matching network has been used, only the real part of contact resistance  $R'$ <sup>*c*</sup> remains, and the new expression of source/drain resistance comes out to be: and the new expression of source/drain resistance comes out to be:

$$
R_D = R_S = R'_C + (L'_A/\mu q n_0 W)
$$
\n(11)

One can easily acquire the relation between  $f_T$  and  $Z_C$  by plugging this new  $R_S$  and  $R_D$  into the  $f_T$ equation in Equation (5). equation in Equation (5).

C3 can be considered as an RC transmission line and its impedance can be analytically calculated [27]. If a C3 i[s pl](#page-11-4)aced on top of the gate dielectric, the contact metal and graphene channel, with the in-between dielectric material, form an RC transmission line. The propagation constant,  $\gamma$ , and characteristics impedance, *Z*0, of this transmission line can be estimated by the following equations: characteristics impedance, *Z*0, of this transmission line can be estimated by the following equations:

$$
\gamma = \sqrt{i2\pi R_{sh}C}, Z_0 = \frac{1}{W} \sqrt{\frac{R_{sh}}{i2\pi fC}}
$$
(12)

where, *Rsh* is sheet resistance of the graphene channel, *C* is the metal to graphene capacitance per unit area, *W* is the width, and *f* is the frequency. The C3 impedance can be estimated to be equal to the input impedance of this open-ended transmission line, as follows:  $\frac{1}{2}$   $\$ 

$$
Z_{in} = Z_0 \coth(\gamma L_{C3})
$$
\n(13)

In simulations, the impedance of C3s can be calculated by using RF transmission line method (TLM) structures, with multiple C3s with various in-between distances. Two C3s and the graphene channel in-between is a two-port network, as shown in Figure [4,](#page-5-0) and its impedance can be estimated by extracting the two-port S-Parameters and converting them to a B-Parameter [\[28\]](#page-11-5). The real and imaginary parts of the B-parameter are actually the real and imaginary parts of total impedance of the two-port network—two C3 impedances, in addition to the in-between graphene channel resistance.

<span id="page-5-0"></span>

**Figure 4.** Schematic of a radio frequency (RF) transmission line method (TLM) structure on graphene, with a small-signal equivalent circuit overlaid on top, and the equivalent two-port network. **Figure 4.** Schematic of a radio frequency (RF) transmission line method (TLM) structure on graphene, **Figure 4.** Schematic of a radio frequency (RF) transmission line method (TLM) structure on graphene,

## **3. Results and Discussion 3. Results and Discussion 3. Results and Discussion**

FET, reported in [\[29\]](#page-11-6). This was one of our baseline devices, and we named it GFET-1. The width of this  $\frac{1}{2}$ , repeated in [25]. This was one of our statement actively, and we named it of 21 I. The whale of all other devices simulated in this work, was  $100 \mu m$ . We started our analyses by simulating the DC and RF characteristics of a conventional graphene We started our analyses by simulating the DC and RF characteristics of a conventional graphene

<span id="page-5-1"></span>The gate length of the baseline GFET-1 was 3 µm, gate dielectric thickness was 24 nm, and the  $\frac{1}{2}$  access region length was  $1.5 \mu$ m, as shown in Figure [5.](#page-5-1) Chemical vapor deposition (CVD) graphene access region length was  $1.5 \times 10^{-1}$  m, as shown in Figure 5. Chemical value  $\frac{1}{100}$  grapheness region (CVD) grapheness region of  $200 \times 2/N \times 200$  grapheness region (CVD) grapheness region (CVD) grapheness region (C with a sheet resistance of 210  $\Omega/\square$  and a hole (electron) mobility of 530 cm<sup>2</sup>/V·s (336 cm<sup>2</sup>/V·s) formed the device channel on 300 nm of  $SiO<sub>2</sub>$ .



**Figure 5.** Schematic of baseline GFET-1 (not to scale). **Figure 5.** Schematic of baseline GFET-1 (not to scale).

We used a commercially available physically-based numerical technology computer and  $\mathcal{L}$  $\alpha$  device simulation tool (Silvaco Atlas) santa Clara, CA, OSA,  $\beta$ ol and a modified material We used a commercially available physically-based numerical technology computer aided We used a commercially available physically-based numerical technology computer aided design (TCAD) device simulation tool (Silvaco Atlas, Santa Clara, CA, USA) [\[30\]](#page-11-7) and a modified material parameter for graphene to simulate and replicate the reported DC and RF characteristics of the baseline GFET-1. The tool solves electromagnetic and transport differential equations to calculate the electrical performance of a device modeled in DC, AC, or in transient modes of operation [\[31\]](#page-11-8). The simulated DC and high frequency characteristics of GFET-1 are shown in Figure [6.](#page-6-0) The simulated device characteristics are in a very good agreement with the reported ones [\[29\]](#page-11-6), which also validates our method of simulation.

<span id="page-6-0"></span>

Figure 6. The  $I_d$ -V<sub>d</sub> characteristics and  $I_d$ -V<sub>g</sub> characteristics (inset) of the baseline GFET-1. RF characteristics (Current Gain,  $|h_{21}|$  and Unilateral Power Gain, UPG) of the baseline GFET-1 plotted in decibel (dB) with respect to frequency.

The sheet resistance of the graphene channel extracted from our simulation was 216  $\Omega/\text{I}$ . We aim to add two C3s to this device and short them to the ohmic contacts to extensively analyze their effects on the device's high frequency performance.

As a starting point of capacitive impedance simulation, we first simulated a simple capacitor-like structure. It consisted of 30 nm of  $SiO<sub>2</sub>$  between two metal contacts, and each metal contact had a contact [re](#page-6-1)sistance of 0.7 ohm-mm, as shown in Figure 7a.

<span id="page-6-1"></span>

**Figure 7. (a)** Schematic of the capacitor like structure; <mark>(b)</mark> The real and imaginary parts of impedance, estimated from simulations and analytical calculations. estimated from simulations and analytical calculations.

Figure 7. (*a*)  $\frac{1}{2}$  Schematic of the capacitation of the capacitor of  $\frac{1}{2}$ , The real and including the impedance,  $\frac{1}{2}$ of the capacitance formed between a C3 and graphene channel with a gate dielectric in-between, we The real and imaginary parts of this capacitive impedance were estimated using simulations, as well as analytical techniques. In Figure 7b, [the](#page-6-1) real and imaginary parts of the capacitive impedance estimated from simulation and analytical calculations are plotted with respect to frequency. We can see that the results using both methods are in a very good agreement, which validates our simulation technique of estimating capacitive impedance. For further verification, we successfully regenerated the experimental data for III-N RF TLM structures reported in Reference [27]. To estimate the impedance simulated an RF TLM structure on graphene having two C3s with various in-between distances.

The C3s were placed on exactly the same structure as in the baseline GFET-1, consisting of 9 nm of  $SiO<sub>2</sub>$  and 15 nm of  $Al<sub>2</sub>O<sub>3</sub>$  serving as the gate dielectric, deposited on CVD graphene with a carrier mobility the same as that of baseline GFET-1, as shown in Figure [8a](#page-7-0). The impedance between contact 1 and 2, 2 and 3, and 3 and 4 were calculated at a specific single frequency, plotted with respect to distance, and extrapolated up to zero distance to extract the real and imaginary parts of a single C3 *Nanomaterials* **2016**, *6*, 86 7 of 10 impedance at that frequency. This procedure was repeated over the frequency range of 5 GHz to 25 GHz, with a step size of 1 GHz. The real and imaginary parts of C3 impedance, plotted with respect to frequency, are shown in Figure [8b](#page-7-0).

<span id="page-7-0"></span>

C3 impedance estimated from both simulation and analytical calculations, plotted with respect to frequency. The simulation and analytical calculation and analytical calculations, plotted with respect to frequency. **Figure 8.** (a) Schematic of RF TLM structure on graphene; (b) the real and imaginary part of to frequency.  $\alpha$  requency.

Finally, we simulated the proposed GFET, which has two C3s shorted to the ohmic source/drain contacts of the already simulated baseline GFET-1, as shown in Figure [9.](#page-7-1) The length of capacitively coupled extension was  $0.8 \mu m$  in this simulation. The current gain,  $|h21|$  of the baseline GFET-1 and<br>the name of medified requirement of  $22 \mu m$  although the deviation of the name of Figure 10s, A small to the proposed modified version with C3s are protect with respect to the quency in Figure 20a. The current gain cut-off frequency,  $f_T$ . We can se[e fr](#page-8-0)om Figure 10a that, for a C3 length of 0.8  $\mu$ m, the  $f_T$  of this proposed GFET reached a value of 0.78 GHz, whereas that of the baseline GFET-1 was 0.74 GHz. In each and every numerical calculation, the gate to source/drain parasitic capacitances have been considered. In addition to that, In analytical calculations, the parasitic capacitances have been estimated using geometric and material addition to that, in analytical calculations, the parasitic capacitances have been estimated using the proposed modified version with C3s are plotted with respect to frequency in Figure 10a. According in analytical calculations, the parasitic capacitances have been estimated using geometric and material parameters. The value of these parasitic capacitances ranged from  $3.90 \times 10^{-13}$  F to  $4.40 \times 10^{-13}$  F.

<span id="page-7-1"></span>

**Figure 9.** Schematic of the proposed GFET (not to scale). **Figure 9.** Schematic of the proposed GFET (not to scale).

<span id="page-8-0"></span>

**Figure 10.** (a) Current Gain,  $|h21|$  of the baseline GFET-1 along with that of the proposed hybrid  $\overline{p}$  $\frac{1}{2}$   $\frac{1}{2}$  frequency; (b) The current gain cut-off frequency  $(f_T)$  of the proposed GFET extracted from  $|h21|$  vs.<br>f characteristics, plotted with respect to  $I_{\text{ext}}$ . characteristics, plotted with respect to *LC3*. contact GFET in the electron regime ( $V_{gs}$  = +2.0 V and  $V_{ds}$  = +5.0 V) plotted with respect to *f* characteristics, plotted with respect to *LC3*.

the frequency domain AC simulation. As the drain bias, as well as the drain side C3 bias, were positive, we considered the GFET electron regime operation so that the drain side C3 bias accumulated more major carriers (electrons) underneath. A gate bias of V<sub>gs</sub> = 2 V was used to operate the GFET in the electron regime. This chosen as our short channel high mobility GFET, was chosen as our short channel high s The drain to source voltage, as well as the drain side C3 to source voltage,  $V_{ds}$ , was 5.0 V during

We later gradually increased the length of the C3s. The approaching C3 towards the gate reduced the access region length, as well as access resistance. Additionally, the increment of capacitive coupling area due to the C3 length increment decreased the capacitive impedance. As a result of access resistance decrease, as well as the decrease in capacitive impedance, the  $f<sub>T</sub>$  of the proposed GFET increased further. The effect of increased C3 length over *f<sub>T</sub>* for this device is shown in Figure [10b](#page-8-0), estimated from both simulations and analytical calculations. As we can see from Figure [10b](#page-8-0), the  $f_T$  of this proposed length of 0.8 µm previously. Further incraese of C3 length was studied, and, due to introduction of  $\frac{1}{2}$  high parasitic capacitance, it resulted in  $f_T$  deterioration. device reached a value of 0.89 GHz for a C3 length of 1.4 µm, whereas it was just 0.78 GHz for a C3

As the C3 impedance is dependent on frequency and from our results in Figure [6b](#page-6-0), it was found that the real part of C3 impedance is reduced at higher frequencies; we intended to quantify the effect of C3 on RF performance for a shorter channel higher mobility GFETs. To do so, as before, a short channel high mobility GFET, reported in Reference [23], was chosen as our short channel high mobility baseline, and was named GFET-2. The device had a CVD-grown graphene channel with a carrier mobility of  $\mu = 2234 \text{ cm}^2/V \cdot \text{s}$  on a sapphire substrate with a gate length of 210 nm, and a source to drain distance of 1.5 µm. We considered the device geometry to be symmetrical and estimated the access region length to be 645 nm on each side of the gate. We simulated the DC and RF characteristics<br>6.1. Line CEEE 2. Line of Line and Line and Line and Line and Line and Line and Line 1991 of the baseline GFET-2 as before, and they were in a very good agreement with the reported data [\[23\]](#page-11-0). For this simulation, as well as for the following simulations and analytical calculations, the device width was considered to be  $100 \mu m$ , as before. Later, we simulated our proposed short channel high mobility GFET with a hybrid contact by making a capacitive extension of 245 nm of both the source and the drain towards the gate.

The RF characteristics of the baseline GFET-2 in the electron regime, along with that of the proposed GFET, having a C3 length of 245 nm, are shown in Figure [11a](#page-9-0). From Figure [11a](#page-9-0), we see that the *f<sup>T</sup>* of the baseline reported GFET and the proposed GFET with a 245-nm capacitive extension, are 20.05 GHz and 24.4 GHz, respectively. Later, the C3 length was gradually increase up to 550 nm as shown in Figure [8b](#page-7-0). Due to the increase of the C3 length, the *f<sup>T</sup>* gradually increased and eventually reached a value of 25.9 GHz. As before, further increase of C3 length was studied, and *LC3* = 550 nm was found to be the optimum extension.

<span id="page-9-0"></span>![](_page_9_Figure_1.jpeg)

**Figure 11.** (**a**) Current Gain, |h21| of the baseline GFET-2 along with that of the proposed hybrid **Figure 11.** (**a**) Current Gain, |h21| of the baseline GFET-2 along with that of the proposed hybrid contact GFET in the electron regime ( $V_{gs}$  = +0.6 V and  $V_{ds}$  = +1.6 V) plotted with respect to frequency; (b) The current gain cut-off frequency  $(f_T)$  of the proposed GFET extracted from  $|h21|$  vs.<br>Calculation which suith associated L  $f$  characteristics, plotted with respect to  $L_{C3}$ .

to drain distance the same as that of the baseline, but with a longer gate. The new length of the gate was equal to old gate length plus  $2L_{C3}$ ,  $L_{g\text{-new}} = L_{g\text{-old}} + 2L_{C3}$ . From our simulations, we found that this In addition to the C3 extension over the access region, we also simulated a GFET with the source device does not show any improvement of *fT*, rather the *f<sup>T</sup>* deteriorates compared to the baseline GFET. The reason behind this deterioration is the increase in transit delay. Though the C3 is capacitively coupled to the channel, as the gate contact is, the switching of the device takes place in the gate, not in the C3s. The increase of the gate length increased the transit delay, whereas the equal C3 extension length reduced the parasitic delay.

#### **4. Conclusions**

In this work, we have proposed and analyzed a novel geometry GFET with an ohmic source/drain and its capacitive extension towards a gate in order to overcome the set of limitations on its high-frequency performance that arises from contact resistance and access resistance. The extended part of the ohmic contacts over access region, not only reduces access region length and its corresponding access resistance, but also its capacitive coupling to the graphene channel provides a low resistance path for the high frequency signal. From our analyses, we found that our proposed long channel low mobility GFET with hybrid contacts has a current gain cutoff frequency that is 20% higher than the experimental data reported in the literature for the same geometry GFET with conventional ohmic contacts. On the other hand, the improvement for a short channel high mobility GFET with hybrid contacts was even more prominent, and had a current gain cutoff frequency 26.3% higher than that of the reported geometry conventional contact GFETs. The proposed devices would be easier to fabricate with a higher tolerance, and suitable for high frequency analog applications.

**Acknowledgments:** This work is supported by National Science Foundation (NSF) CAREER program with the Award Number: 0955013 and Army Research Office (Grant No. W911NF-12-1-0071). Chowdhury Al-Amin gratefully acknowledges the financial support provided by the Florida International University (FIU) Graduate School Dissertation Year Fellowship. Raju Sinha gratefully acknowledges the financial support provided by the Presidential Fellowship from Florida International University Graduate School.

**Author Contributions:** Nezih Pala conceived the idea. Nezih Pala and Chowdhury Al-Amin discussed the theory and simulation method. Chowdhury Al-Amin designed, systematically investigated the device and carried out the numerical simulations and analytical calculations. In addition to that, Chowdhury Al-Amin wrote the manuscript and prepared the figures. Nezih Pala edited the manuscript. Phani Kiran Vabbina, Mustafa Karabiyik, and Raju Sinha discussed the results and commented on the manuscript. Nezih Pala is the principal investigator of the project.

**Conflicts of Interest:** The authors declare no conflict of interest.

#### **References**

- <span id="page-10-0"></span>1. Tung, V.C.; Allen, M.J.; Yang, Y.; Kaner, R.B. High-throughput solution processing of large-scale graphene. *Nat. Nanotechnol.* **2009**, *4*, 25–29. [\[CrossRef\]](http://dx.doi.org/10.1038/nnano.2008.329) [\[PubMed\]](http://www.ncbi.nlm.nih.gov/pubmed/19119278)
- 2. Kim, S.; Nah, J.; Jo, I.; Shahrjerdi, D.; Colombo, L.; Yao, Z.; Tutuc, E.; Banerjee, S.K. Realization of a high mobility dual-gated graphene field effect transistor with Al2O<sup>3</sup> dielectric. *Appl. Phys. Lett.* **2009**, *94*. [\[CrossRef\]](http://dx.doi.org/10.1063/1.3077021)
- 3. Xia, F.; Mueller, T.; Lin, Y.; Valdes-Garcia, A.; Avouris, P. Ultrafast graphene photodetector. *Nat. Nanotechnol.* **2009**, *4*, 839–843. [\[CrossRef\]](http://dx.doi.org/10.1038/nnano.2009.292) [\[PubMed\]](http://www.ncbi.nlm.nih.gov/pubmed/19893532)
- 4. Guo, Z.; Zhang, D.; Gong, X. Thermal conductivity of graphene nanoribbons. *Appl. Phys. Lett.* **2009**, *95*. [\[CrossRef\]](http://dx.doi.org/10.1063/1.3246155)
- <span id="page-10-1"></span>5. Rafiee, J.; Mi, X.; Gullapalli, H.; Thomas, A.V.; Yavari, F.; Shi, Y.; Ajayan, P.M.; Koratkar, N.A. Wetting transparency of graphene. *Nat. Mater.* **2012**, *11*, 217–222. [\[CrossRef\]](http://dx.doi.org/10.1038/nmat3228) [\[PubMed\]](http://www.ncbi.nlm.nih.gov/pubmed/22266468)
- <span id="page-10-2"></span>6. Meric, I.; Han, M.Y.; Young, A.F.; Ozyilmaz, B.; Kim, P.; Shepard, K.L. Current saturation in zero-bandgap, top-gated graphene field-effect transistors. *Nat. Nanotechnol.* **2008**, *3*, 654–659. [\[CrossRef\]](http://dx.doi.org/10.1038/nnano.2008.268) [\[PubMed\]](http://www.ncbi.nlm.nih.gov/pubmed/18989330)
- <span id="page-10-3"></span>7. Singisetti, U. In0.53Ga0.47As MOSFETs with 5 nm Channel and Self-Aligned Source/Drain by MBE Regrowth. Ph.D. Thesis, University of California, Santa Barbara, CA, USA, 2009.
- <span id="page-10-4"></span>8. Hong, S.K.; Jeon, S.C.; Hwang, W.S.; Cho, B.J. Resistance analysis and device design guideline for graphene RF transistors. *2D Mater.* **2015**, *2*. [\[CrossRef\]](http://dx.doi.org/10.1088/2053-1583/2/3/034011)
- <span id="page-10-5"></span>9. Lin, Y.; Chiu, H.; Jenkins, K.A.; Farmer, D.B.; Avouris, P.; Valdes-Garcia, A. Dual-gate graphene FETs with of 50 GHz. *IEEE Electron Device Lett.* **2010**, *31*, 68–70.
- <span id="page-10-6"></span>10. Balci, O.; Kocabas, C. Rapid thermal annealing of graphene-metal contact. *Appl. Phys. Lett.* **2012**, *101*. [\[CrossRef\]](http://dx.doi.org/10.1063/1.4769817)
- 11. Huang, B.; Zhang, M.; Wang, Y.; Woo, J. Contact resistance in top-gated graphene field-effect transistors. *Appl. Phys. Lett.* **2011**, *99*. [\[CrossRef\]](http://dx.doi.org/10.1063/1.3614474)
- 12. Li, W.; Liang, Y.; Yu, D.; Peng, L.; Pernstich, K.P.; Shen, T.; Walker, A.H.; Cheng, G.; Hacker, C.A.; Richter, C.A. Ultraviolet/ozone treatment to reduce metal-graphene contact resistance. *Appl. Phys. Lett.* **2013**, *102*. [\[CrossRef\]](http://dx.doi.org/10.1063/1.4804643)
- 13. Wessely, A.P.; Schwalke, U. 2nd generation bilayer graphene transistors for applications in nanoelectronics. In Proceedings of the 9th IEEE International Conference On Design & Technology of Integrated Systems in Nanoscale Era (DTIS), Santorini, Greece, 6–8 May 2014.
- 14. Venugopal, A. Effect of Contacts, Graphene Type and Underlying Substrate on the Transport Properties of Graphene. Ph.D. Thesis, The University of Texas at Dallas, Dallas, TX, USA, 1 May 2012.
- <span id="page-10-7"></span>15. Leong, W.S.; Gong, H.; Thong, J.T. Low-Contact-Resistance Graphene Devices with Nickel-Etched-Graphene Contacts. *ACS Nano* **2013**, *8*, 994–1001. [\[CrossRef\]](http://dx.doi.org/10.1021/nn405834b) [\[PubMed\]](http://www.ncbi.nlm.nih.gov/pubmed/24328346)
- <span id="page-10-8"></span>16. Badmaev, A.; Che, Y.; Li, Z.; Wang, C.; Zhou, C. Self-aligned fabrication of graphene RF transistors with T-shaped gate. *ACS Nano* **2012**, *6*, 3371–3376. [\[CrossRef\]](http://dx.doi.org/10.1021/nn300393c) [\[PubMed\]](http://www.ncbi.nlm.nih.gov/pubmed/22404336)
- 17. Peng, S.; Jin, Z.; Zhang, D.; Shi, J.; Wang, X.; Wang, S.; Liu, X.; Yu, G. Effect of source-gate spacing on direct current and radio frequency characteristic of graphene field effect transistor. *Appl. Phys. Lett.* **2015**, *106*. [\[CrossRef\]](http://dx.doi.org/10.1063/1.4906350)
- 18. Al-Amin, C.; Vabbina, P.K.; Karabiyik, M.; Sinha, R.; Pala, N.; Choi, W. Improving high-frequency characteristics of graphene FETs by field-controlling electrodes. *IEEE Electron Device Lett.* **2013**, *34*, 1193–1195. [\[CrossRef\]](http://dx.doi.org/10.1109/LED.2013.2272071)
- 19. Al-Amin, C.; Karabiyik, M.; Vabbina, P.; Sinha, R.; Pala, N. Field Controlled RF Graphene FETs with Improved High Frequency Performance. *Solid State Electron.* **2014**, *95*, 36–41. [\[CrossRef\]](http://dx.doi.org/10.1016/j.sse.2014.03.003)
- <span id="page-10-9"></span>20. Al-Amin, C.; Sinha, R.; Pala, N.; Choi, W. Novel graphene FETs with field-controlling electrodes to improve RF performance. In Proceedings of the SPIE Defense Security, International Society for Optics and Photonics, Baltimore, MD, USA, 5 May 2014.
- <span id="page-10-10"></span>21. Simin, G.; Shur, M.S.; Gaska, R. 5-terminal THzGaN based transistor with field- and space-charge control electrodes. *Int. J. High Speed Electron. Syst.* **2009**, *19*, 7–14. [\[CrossRef\]](http://dx.doi.org/10.1142/S0129156409006047)
- <span id="page-10-11"></span>22. Brockerhoff, W.; Heime, K.; Ploog, K.; Weimann, G.; Schlapp, W. Optimisation of modulation-doped heterostructures for TEGFET operation at room temperature. *Electron. Lett.* **1984**, *20*, 615–617.
- <span id="page-11-0"></span>23. Wang, H.; Hsu, A.; Lee, D.S.; Kim, K.K.; Kong, J.; Palacios, T. Delay analysis of graphene field-effect transistors. *IEEE Electron Device Lett.* **2012**, *33*, 324–326. [\[CrossRef\]](http://dx.doi.org/10.1109/LED.2011.2180886)
- <span id="page-11-1"></span>24. Tasker, P.J.; Hughes, B. Importance of source and drain resistance to the maximum f/sub T/of millimeter-wave MODFETs. *IEEE Electron Device Lett.* **1989**, *10*, 291–293. [\[CrossRef\]](http://dx.doi.org/10.1109/55.29656)
- <span id="page-11-2"></span>25. Di Bartolomeo, A.; Giubileo, F.; Romeo, F.; Sabatino, P.; Carapella, G.; Iemmo, L.; Schroeder, T.; Lupina, G. Graphene field effect transistors with niobium contacts and asymmetric transfer characteristics. *Nanotechnology* **2015**, *26*. [\[CrossRef\]](http://dx.doi.org/10.1088/0957-4484/26/47/475202) [\[PubMed\]](http://www.ncbi.nlm.nih.gov/pubmed/26535591)
- <span id="page-11-3"></span>26. Roy, S.C.D. Triple frequency impedance matching by frequency transformation. *IETE J. Edu.* **2014**, *55*, 47–51.
- <span id="page-11-4"></span>27. Simin, G.; Yang, Z.; Koudymov, A.; Adivarahan, V.; Khan, M.A. III-nitride transistors with capacitively coupled contacts. *Appl. Phys. Lett.* **2006**, *89*. [\[CrossRef\]](http://dx.doi.org/10.1063/1.2234725)
- <span id="page-11-5"></span>28. Pozar, D.M. *Microwave Engineering*, 4th ed.; John Wiley & Sons: Hoboken, NJ, USA, 2012; pp. 191–192.
- <span id="page-11-6"></span>29. Nayfeh, O.M. Radio-frequency transistors using chemical-vapor-deposited monolayer graphene: Performance, doping, and transport effects. *IEEE Trans. Electron Devices* **2011**, *58*, 2847–2853. [\[CrossRef\]](http://dx.doi.org/10.1109/TED.2011.2159721)
- <span id="page-11-7"></span>30. Silvaco. Available online: [http://www.silvaco.com/products/tcad/device\\_simulation/atlas/atlas.html](http://www.silvaco.com/products/tcad/device_simulation/atlas/atlas.html) (accessed on 15 April 2016).
- <span id="page-11-8"></span>31. Atlas, D.S. *Atlas User's Manual*; Silvaco International Software: Santa Clara, CA, USA, 2006.

![](_page_11_Picture_10.jpeg)

© 2016 by the authors; licensee MDPI, Basel, Switzerland. This article is an open access article distributed under the terms and conditions of the Creative Commons Attribution (CC-BY) license [\(http://creativecommons.org/licenses/by/4.0/\)](http://creativecommons.org/licenses/by/4.0/).